Precision

## FEATURES

Low Noise: $0.3 \mu \mathrm{~V}$ p-p 0.1 Hz to 10 Hz
Low Nonlinearity: 0.003\% (G = 1)
High CMRR: $120 \mathrm{~dB}(\mathrm{G}=1000)$
Low Offset Voltage: $50 \mu \mathrm{~V}$
Low Offset Voltage Drift: $0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
Gain Bandwidth Product: 25 MHz
Pin Programmable Gains of 1, 10, 100, 1000
Input Protection, Power On-Power Off
No External Components Required
Internally Compensated
MIL-STD-883B and Chips Available
16-Lead Ceramic DIP and SOIC Packages and
20-Terminal Leadless Chip Carriers Available
Available in Tape and Reel in Accordance with EIA-481A Standard
Standard Military Drawing Also Available

## PRODUCT DESCRIPTION

The AD524 is a precision monolithic instrumentation amplifier designed for data acquisition applications requiring high accuracy under worst-case operating conditions. An outstanding combination of high linearity, high common mode rejection, low offset voltage drift and low noise makes the AD524 suitable for use in many data acquisition systems.
The AD524 has an output offset voltage drift of less than $25 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, input offset voltage drift of less than $0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}, \mathrm{CMR}$ above 90 dB at unity gain ( 120 dB at $\mathrm{G}=1000$ ) and maximum nonlinearity of $0.003 \%$ at $\mathrm{G}=1$. In addition to the outstanding dc specifications, the AD524 also has a 25 kHz gain bandwidth product ( $G=1000$ ). To make it suitable for high speed data acquisition systems the AD524 has an output slew rate of $5 \mathrm{~V} / \mu \mathrm{s}$ and settles in $15 \mu$ s to $0.01 \%$ for gains of 1 to 100 .

As a complete amplifier the AD 524 does not require any external components for fixed gains of $1,10,100$ and 1000 . For other gain settings between 1 and 1000 only a single resistor is required. The AD524 input is fully protected for both power-on and power-off fault conditions.
The AD524 IC instrumentation amplifier is available in four different versions of accuracy and operating temperature range. The economical "A" grade, the low drift "B" grade and lower drift, higher linearity " C " grade are specified from $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. The " S " grade guarantees performance to specification over the extended temperature range $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. Devices are available in 16-lead ceramic DIP and SOIC packages and a 20-terminal leadless chip carrier.

## REV. E

[^0]
## FUNCTIONAL BLOCK DIAGRAM



## PRODUCT HIGHLIGHTS

1. The AD524 has guaranteed low offset voltage, offset voltage drift and low noise for precision high gain applications.
2. The AD524 is functionally complete with pin programmable gains of $1,10,100$ and 1000, and single resistor programmable for any gain.
3. Input and output offset nulling terminals are provided for very high precision applications and to minimize offset voltage changes in gain ranging applications.
4. The AD524 is input protected for both power-on and poweroff fault conditions.
5. The AD524 offers superior dynamic performance with a gain bandwidth product of 25 MHz , full power response of 75 kHz and a settling time of $15 \mu$ s to $0.01 \%$ of a 20 V step ( $\mathrm{G}=100$ ).

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700

World Wide Web Site: http://www.analog.com Fax: 781/326-8703 © Analog Devices, Inc., 1999


| Model | Min | $\begin{aligned} & \text { AD524A } \\ & \text { Typ } \end{aligned}$ | Max | Min | $\begin{aligned} & \text { AD524I } \\ & \text { Typ } \end{aligned}$ | Max | Min | AD524C <br> Typ | Max | Min | AD524 <br> Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { SENSE INPUT } \\ & \mathrm{R}_{\text {IN }} \\ & \mathrm{I}_{\mathrm{IN}} \\ & \text { Voltage Range } \\ & \text { Gain to Output } \end{aligned}$ | $\pm 10$ | $\begin{aligned} & 20 \\ & 15 \\ & 1 \end{aligned}$ |  | $\pm 10$ | $\begin{aligned} & 20 \\ & 15 \\ & 1 \end{aligned}$ |  | $\pm 10$ | $\begin{aligned} & 20 \\ & 15 \\ & 1 \end{aligned}$ |  | $\pm 10$ | $\begin{aligned} & 20 \\ & 15 \\ & 1 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \pm 20 \% \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \\ & \% \end{aligned}$ |
| REFERENCE INPUT <br> $\mathrm{R}_{\mathrm{IN}}$ <br> $\mathrm{I}_{\mathrm{IN}}$ <br> Voltage Range <br> Gain to Output | $\pm 10$ | $\begin{aligned} & 40 \\ & 15 \\ & 1 \end{aligned}$ |  | $\pm 10$ | $\begin{aligned} & 40 \\ & 15 \\ & 1 \end{aligned}$ |  | 10 | $\begin{aligned} & 40 \\ & 15 \\ & 1 \end{aligned}$ |  | 10 | $\begin{aligned} & 40 \\ & 15 \\ & 1 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \pm 20 \% \\ & \mu \mathrm{~A} \\ & \mathrm{~V} \\ & \% \end{aligned}$ |
| TEMPERATURE RANGE <br> Specified Performance Storage | $\begin{aligned} & -25 \\ & -65 \end{aligned}$ |  | $\begin{aligned} & +85 \\ & +150 \end{aligned}$ | $\begin{aligned} & -25 \\ & -65 \end{aligned}$ |  | $\begin{aligned} & +85 \\ & +150 \end{aligned}$ | $\begin{aligned} & -25 \\ & -65 \end{aligned}$ |  | $\begin{aligned} & +85 \\ & +150 \end{aligned}$ | $\begin{aligned} & -55 \\ & -65 \end{aligned}$ |  | $\begin{aligned} & +125 \\ & +150 \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{C} \\ & { }^{\circ} \mathrm{C} \end{aligned}$ |
| POWER SUPPLY <br> Power Supply Range <br> Quiescent Current | $\pm 6$ | $\begin{aligned} & \pm 15 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & \pm 18 \\ & 5.0 \end{aligned}$ | $\pm 6$ | $\begin{aligned} & \pm 15 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & \pm 18 \\ & 5.0 \end{aligned}$ | $\pm 6$ | $\begin{aligned} & \pm 15 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & \pm 18 \\ & 5.0 \end{aligned}$ | $\pm 6$ | $\begin{aligned} & \pm 15 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & \pm 18 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \end{aligned}$ |

## NOTES

${ }^{1}$ Does not include effects of external resistor $\mathrm{R}_{\mathrm{G}}$.
${ }^{2} \mathrm{~V}_{\mathrm{OL}}$ is the maximum differential input voltage at $\mathrm{G}=1$ for specified nonlinearity.
$\mathrm{V}_{\mathrm{DL}}$ at the maximum $=10 \mathrm{~V} / \mathrm{G}$.
$\mathrm{V}_{\mathrm{D}}=$ Actual differential input voltage.
Example: $\mathrm{G}=10, \mathrm{~V}_{\mathrm{D}}=0.50$.
$\mathrm{V}_{\mathrm{CM}}=12 \mathrm{~V}-(10 / 2 \times 0.50 \mathrm{~V})=9.5 \mathrm{~V}$.
Specification subject to change without notice.
All min and max specifications are guaranteed. Specifications shown in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels.

## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$

| Supply Voltage | $\pm 18 \mathrm{~V}$ |
| :---: | :---: |
| Internal Power Dissipation . . . . . . . . . . . . . . . . . . . . 450 mW |  |
| Input Voltage ${ }^{2}$ |  |
| (Either Input Simultaneously) | $\left\|\mathrm{V}_{\text {IN }}\right\|+\left\|\mathrm{V}_{\mathrm{S}}\right\| \ldots . . . .<36 \mathrm{~V}$ |
| Storage Temperature Range |  |
|  |  |
| (R) | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| (D, E) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Operating Temperature Range
AD524A/B/C . . . . . . . . . . . . . . . . . . . . . . . . . . $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
AD524S . . . . . . . . . . .

## NOTES

${ }^{1}$ Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
${ }^{2}$ Max input voltage specification refers to maximum voltage to which either input terminal may be raised with or without device power applied. For example, with $\pm 18$ volt supplies max $\mathrm{V}_{\text {IN }}$ is $\pm 18$ volts, with zero supply voltage max $\mathrm{V}_{\text {IN }}$ is $\pm 36$ volts.


## CONNECTION DIAGRAMS



## Leadless Chip Carrier



## ORDERING GUIDE

| Model | Temperature Ranges | Package Descriptions | Package Options |
| :--- | :--- | :--- | :--- |
| AD524AD | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16 -Lead Ceramic DIP | D-16 |
| AD524AE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20-Terminal Leadless Chip Carrier | E-20A |
| AD524AR-16 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Gull-Wing SOIC | R-16 |
| AD524AR-16-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Tape \& Reel Packaging $13^{\prime \prime}$ |  |
| AD524AR-16-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Tape \& Reel Packaging $7{ }^{\prime}$ |  |
| AD524BD | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Ceramic DIP | D-16 |
| AD524BE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 20-Terminal Leadless Chip Carrier | E-20A |
| AD524CD | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Ceramic DIP | D-16 |
| AD524SD | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Ceramic DIP | D-16 |
| AD524SD/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Ceramic DIP | D-16 |
| 5962-8853901EA* | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 16-Lead Ceramic DIP | D-16 |
| AD524SE/883B | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 20-Terminal Leadless Chip Carrier | E-20A |
| AD524SCHIPS | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Die |  |

*Refer to official DESC drawing for tested specifications.

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD524 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



Figure 1. Input Voltage Range vs. Supply Voltage, $G=1$


Figure 4. Quiescent Current vs. Supply Voltage


Figure 7. Input Bias Current vs. Input Voltage


Figure 2. Output Voltage Swing vs. Supply Voltage


Figure 5. Input Bias Current vs. Supply Voltage


Figure 8. Offset Voltage, RTI, Turn On Drift


Figure 3. Output Voltage Swing vs. Load Resistance


Figure 6. Input Bias Current vs. Temperature


Figure 9. Gain vs. Frequency


Figure 10. CMRR vs. Frequency RTI, Zero to $1 k$ Source Imbalance


Figure 13. Positive PSRR vs. Frequency


Figure 16. Input Current Noise vs. Frequency


Figure 11. Large Signal Frequency Response


Figure 14. Negative PSRR vs. Frequency


Figure 17. Low Frequency Noise $G=1($ System Gain = 1000)


Figure 12. Slew Rate vs. Gain


Figure 15. RTI Noise Spectral Density vs. Gain


Figure 18. Low Frequency Noise $G=1000$ (System Gain $=100,000$ )


Figure 19. Settling Time Gain $=1$


Figure 22. Large Signal Pulse Response and Settling Time $G=10$


Figure 25. Settling Time Gain $=1000$


Figure 20. Large Signal Pulse Response and Settling Time - G =1


Figure 23. Settling Time Gain $=100$


Figure 26. Large Signal Pulse Response and Settling Time $G=1000$


Figure 21. Settling Time Gain $=10$


Figure 24. Large Signal Pulse Response and Settling Time $G=100$


Figure 27. Settling Time Test Circuit


Figure 28 Simplified Circuit of Amplifier; Gain Is Defined as $\left((R 56+R 57) /\left(R_{G}\right)\right)+1$. For a Gain of $1, R_{G} l s$ an Open Circuit

## Theory of Operation

The AD524 is a monolithic instrumentation amplifier based on the classic 3 op amp circuit. The advantage of monolithic construction is the closely matched components that enhance the performance of the input preamp. The preamp section develops the programmed gain by the use of feedback concepts. The programmed gain is developed by varying the value of $\mathrm{R}_{\mathrm{G}}$ (smaller values increase the gain) while the feedback forces the collector currents Q1, Q2, Q3 and Q4 to be constant, which impresses the input voltage across $\mathrm{R}_{\mathrm{G}}$.

As $R_{G}$ is reduced to increase the programmed gain, the transconductance of the input preamp increases to the transconductance of the input transistors. This has three important advantages. First, this approach allows the circuit to achieve a very high open loop gain of $3 \times 10^{8}$ at a programmed gain of 1000 , thus reducing gain-related errors to a negligible 30 ppm . Second, the gain bandwidth product, which is determined by C3 or C 4 and the input transconductance, reaches 25 MHz . Third, the input voltage noise reduces to a value determined by the collector current of the input transistors for an RTI noise of $7 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ at $G=1000$.

## INPUT PROTECTION

As interface amplifiers for data acquisition systems, instrumentation amplifiers are often subjected to input overloads, i.e., voltage levels in excess of the full scale for the selected gain range. At low gains, 10 or less, the gain resistor acts as a current limiting element in series with the inputs. At high gains the lower value of $\mathrm{R}_{\mathrm{G}}$ will not adequately protect the inputs from excessive currents. Standard practice would be to place series limiting resistors in each input, but to limit input current to below 5 mA with a full differential overload ( 36 V ) would require over 7 k of resistance which would add $10 \mathrm{nV} \sqrt{\mathrm{Hz}}$ of noise. To provide both input protection and low noise a special series protect FET was used.
A unique FET design was used to provide a bidirectional current limit, thereby, protecting against both positive and negative overloads. Under nonoverload conditions, three channels $\mathrm{CH}_{2}$, $\mathrm{CH}_{3}, \mathrm{CH}_{4}$, act as a resistance ( $\approx 1 \mathrm{k} \Omega$ ) in series with the input as before. During an overload in the positive direction, a fourth channel, $\mathrm{CH}_{1}$, acts as a small resistance $(\approx 3 \mathrm{k} \Omega)$ in series with the gate, which draws only the leakage current, and the FET limits $\mathrm{I}_{\mathrm{Dss}}$. When the FET enhances under a negative overload, the gate current must go through the small FET formed by $\mathrm{CH}_{1}$ and when this FET goes into saturation, the gate current is limited and the main FET will go into controlled enhancement. The bidirectional limiting holds the maximum input current to 3 mA over the 36 V range.

## INPUT OFFSET AND OUTPUT OFFSET

Voltage offset specifications are often considered a figure of merit for instrumentation amplifiers. While initial offset may be adjusted to zero, shifts in offset voltage due to temperature variations will cause errors. Intelligent systems can often correct for this factor with an autozero cycle, but there are many smallsignal high-gain applications that don't have this capability.


Figure 29. Noise Test Circuit

Voltage offset and drift comprise two components each; input and output offset and offset drift. Input offset is that component of offset that is directly proportional to gain i.e., input offset as measured at the output at $\mathrm{G}=100$ is 100 times greater than at $\mathrm{G}=1$. Output offset is independent of gain. At low gains, output offset drift is dominant, while at high gains input offset drift dominates. Therefore, the output offset voltage drift is normally specified as drift at $G=1$ (where input effects are insignificant), while input offset voltage drift is given by drift specification at a high gain (where output offset effects are negligible). All inputrelated numbers are referred to the input (RTI) which is to say that the effect on the output is "G" times larger. Voltage offset vs. power supply is also specified at one or more gain settings and is also RTI.

By separating these errors, one can evaluate the total error independent of the gain setting used. In a given gain configuration both errors can be combined to give a total error referred to the input (R.T.I.) or output (R.T.O.) by the following formula:
Total Error R.T.I. $=$ input error + (output error/gain)
Total Error R.T.O. $=($ Gain $\times$ input error $)+$ output error
As an illustration, a typical AD524 might have a $+250 \mu \mathrm{~V}$ output offset and a $-50 \mu \mathrm{~V}$ input offset. In a unity gain configuration, the total output offset would be $200 \mu \mathrm{~V}$ or the sum of the two. At a gain of 100 , the output offset would be -4.75 mV or: $+250 \mu \mathrm{~V}+100(-50 \mu \mathrm{~V})=-4.75 \mathrm{mV}$.
The AD524 provides for both input and output offset adjustment. This simplifies very high precision applications and minimize offset voltage changes in switched gain applications. In such applications the input offset is adjusted first at the highest programmed gain, then the output offset is adjusted at $\mathrm{G}=1$.

## GAIN

The AD524 has internal high accuracy pretrimmed resistors for pin programmable gain of $1,10,100$ and 1000 . One of the preset gains can be selected by pin strapping the appropriate gain terminal and $\mathrm{RG}_{2}$ together (for $\mathrm{G}=1 \mathrm{RG}_{2}$ is not connected).


Figure 30. Operating Connections for $G=100$
The AD524 can be configured for gains other than those that are internally preset; there are two methods to do this. The first method uses just an external resistor connected between pins 3 and 16 , which programs the gain according to the formula

$$
R_{G}=\frac{40 k}{G=-1}
$$

For best results $R_{G}$ should be a precision resistor with a low temperature coefficient. An external $\mathrm{R}_{\mathrm{G}}$ affects both gain accuracy and gain drift due to the mismatch between it and the internal thin-film resistors. Gain accuracy is determined by the tolerance of the external $\mathrm{R}_{\mathrm{G}}$ and the absolute accuracy of the internal resistors ( $\pm 20 \%)$. Gain drift is determined by the mismatch of the temperature coefficient of $\mathrm{R}_{\mathrm{G}}$ and the temperature coefficient of the internal resistors ( $-50 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ typ).


Figure 31. Operating Connections for $G=20$
The second technique uses the internal resistors in parallel with an external resistor (Figure 32). This technique minimizes the gain adjustment range and reduces the effects of temperature coefficient sensitivity.


Figure 32. Operating Connections for $G=20$, Low Gain T.C. Technique

The AD524 may also be configured to provide gain in the output stage. Figure 33 shows an H pad attenuator connected to the reference and sense lines of the AD524. R1, R2 and R3 should be made as low as possible to minimize the gain variation and reduction of CMRR. Varying R2 will precisely set the gain without affecting CMRR. CMRR is determined by the match of R1 and R3.


Figure 33. Gain of 2000
(see Figure 31).

Table I. Output Gain Resistor Values

| Output <br> Gain | $\mathbf{R 2}$ | $\mathbf{R 1}, \mathbf{R 3}$ | Nominal <br> Gain |
| :--- | :--- | :--- | :--- |
| 2 | $5 \mathrm{k} \Omega$ | $2.26 \mathrm{k} \Omega$ | 2.02 |
| 5 | $1.05 \mathrm{k} \Omega$ | $2.05 \mathrm{k} \Omega$ | 5.01 |
| 10 | $1 \mathrm{k} \Omega$ | $4.42 \mathrm{k} \Omega$ | 10.1 |

## INPUT BIAS CURRENTS

Input bias currents are those currents necessary to bias the input transistors of a dc amplifier. Bias currents are an additional source of input error and must be considered in a total error budget. The bias currents, when multiplied by the source resistance, appear as an offset voltage. What is of concern in calculating bias current errors is the change in bias current with respect to signal voltage and temperature. Input offset current is the difference between the two input bias currents. The effect of offset current is an input offset voltage whose magnitude is the offset current times the source impedance imbalance.

a. Transformer Coupled

c. AC Coupled

Figure 34. Indirect Ground Returns for Bias Currents

Although instrumentation amplifiers have differential inputs, there must be a return path for the bias currents. If this is not provided, those currents will charge stray capacitances, causing the output to drift uncontrollably or to saturate. Therefore, when amplifying "floating" input sources such as transformers and thermocouples, as well as ac-coupled sources, there must still be a dc path from each input to ground.

## COMMON-MODE REJECTION

Common-mode rejection is a measure of the change in output voltage when both inputs are changed equal amounts. These specifications are usually given for a full-range input voltage change and a specified source imbalance. "Common-Mode Rejection Ratio" (CMRR) is a ratio expression while "CommonMode Rejection" (CMR) is the logarithm of that ratio. For example, a CMRR of 10,000 corresponds to a CMR of 80 dB .
In an instrumentation amplifier, ac common-mode rejection is only as good as the differential phase shift. Degradation of ac common-mode rejection is caused by unequal drops across differing track resistances and a differential phase shift due to varied stray capacitances or cable capacitances. In many applications shielded cables are used to minimize noise. This technique can create common mode rejection errors unless the shield is properly driven. Figures 35 and 36 shows active data guards that are configured to improve ac common mode rejection by "bootstrapping" the capacitances of the input cabling, thus minimizing differential phase shift.


Figure 35. Shield Driver, $G \geq 100$


Figure 36. Differential Shield Driver

## GROUNDING

Many data acquisition components have two or more ground pins that are not connected together within the device. These grounds must be tied together at one point, usually at the system power-supply ground. Ideally, a single solid ground would be desirable. However, since current flows through the ground wires and etch stripes of the circuit cards, and since these paths have resistance and inductance, hundreds of millivolts can be generated between the system ground point and the data
acquisition components. Separate ground returns should be provided to minimize the current flow in the path from the sensitive points to the system ground point. In this way supply currents and logic-gate return currents are not summed into the same return path as analog signals where they would cause measurement errors.
Since the output voltage is developed with respect to the potential on the reference terminal, an instrumentation amplifier can solve many grounding problems.


Figure 37. Basic Grounding Practice

## SENSE TERMINAL

The sense terminal is the feedback point for the instrument amplifier's output amplifier. Normally it is connected to the instrument amplifier output. If heavy load currents are to be drawn through long leads, voltage drops due to current flowing through lead resistance can cause errors. The sense terminal can be wired to the instrument amplifier at the load, thus putting the IxR drops "inside the loop" and virtually eliminating this error source.


Figure 38. AD524 Instrumentation Amplifier with Output Current Booster
Typically, IC instrumentation amplifiers are rated for a full $\pm 10$ volt output swing into $2 \mathrm{k} \Omega$. In some applications, however, the need exists to drive more current into heavier loads. Figure 38 shows how a high-current booster may be connected "inside the loop" of an instrumentation amplifier to provide the required current boost without significantly degrading overall performance. Nonlinearities, offset and gain inaccuracies of the buffer are minimized by the loop gain of the IA output amplifier. Offset drift of the buffer is similarly reduced.

## REFERENCE TERMINAL

The reference terminal may be used to offset the output by up to $\pm 10 \mathrm{~V}$. This is useful when the load is "floating" or does not share a ground with the rest of the system. It also provides a direct means of injecting a precise offset. It must be remembered that the total output swing is $\pm 10$ volts to be shared between signal and reference offset.
When the IA is of the three-amplifier configuration it is necessary that nearly zero impedance be presented to the reference terminal.
Any significant resistance from the reference terminal to ground increases the gain of the noninverting signal path, thereby upsetting the common-mode rejection of the IA.
In the AD524 a reference source resistance will unbalance the CMR trim by the ratio of $20 \mathrm{k} \Omega / \mathrm{R}_{\mathrm{REF}}$. For example, if the reference source impedance is $1 \Omega$, CMR will be reduced to 86 dB ( $20 \mathrm{k} \Omega / 1 \Omega=86 \mathrm{~dB}$ ). An operational amplifier may be used to provide that low impedance reference point as shown in Figure 39. The input offset voltage characteristics of that amplifier will add directly to the output offset voltage performance of the instrumentation amplifier.


Figure 39. Use of Reference Terminal to Provide Output Offset
An instrumentation amplifier can be turned into a voltage-tocurrent converter by taking advantage of the sense and reference terminals as shown in Figure 40.


Figure 40. Voltage-to-Current Converter
By establishing a reference at the "low" side of a current setting resistor, an output current may be defined as a function of input voltage, gain and the value of that resistor. Since only a small current is demanded at the input of the buffer amplifier $\mathrm{A}_{2}$, the forced current $\mathrm{I}_{\mathrm{L}}$ will largely flow through the load. Offset and drift specifications of $\mathrm{A}_{2}$ must be added to the output offset and drift specifications of the IA.


Figure 41. Three Decade Gain Programmable Amplifier

## PROGRAMMABLE GAIN

Figure 41 shows the AD524 being used as a software programmable gain amplifier. Gain switching can be accomplished with mechanical switches such as DIP switches or reed relays. It should be noted that the "on" resistance of the switch in series with the internal gain resistor becomes part of the gain equation and will have an effect on gain accuracy.
The AD524 can also be connected for gain in the output stage. Figure 42 shows an AD711 used as an active attenuator in the output amplifier's feedback loop. The active attenuation presents a very low impedance to the feedback resistors, therefore minimizing the common-mode rejection ratio degradation.


Figure 42. Programmable Output Gain


Figure 43. Programmable Output Gain Using a DAC
Another method for developing the switching scheme is to use a DAC. The AD7528 dual DAC, which acts essentially as a pair of switched resistive attenuators having high analog linearity and symmetrical bipolar transmission, is ideal in this application. The multiplying DAC's advantage is that it can handle inputs of either polarity or zero without affecting the programmed gain. The circuit shown uses an AD7528 to set the gain (DAC A) and to perform a fine adjustment (DAC B).

## AUTOZERO CIRCUITS

In many applications it is necessary to provide very accurate data in high gain configurations. At room temperature the offset effects can be nulled by the use of offset trimpots. Over the operating temperature range, however, offset nulling becomes a problem. The circuit of Figure 44 show a CMOS DAC operating in the bipolar mode and connected to the reference terminal to provide software controllable offset adjustments.


Figure 44. Software Controllable Offset

In many applications complex software algorithms for autozero applications are not available. For those applications Figure 45 provides a hardware solution.


Figure 45. Autozero Circuit

## ERROR BUDGET ANALYSIS

To illustrate how instrumentation amplifier specifications are applied, we will now examine a typical case where an AD 524 is required to amplify the output of an unbalanced transducer.
Figure 46 shows a differential transducer, unbalanced by $100 \Omega$, supplying a 0 to 20 mV signal to an AD524C. The output of the IA feeds a 14 -bit A-to-D converter with a 0 to 2 volt input voltage range. The operating temperature range is $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. Therefore, the largest change in temperature $\Delta \mathrm{T}$ within the operating range is from ambient to $+85^{\circ} \mathrm{C}\left(85^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}=60^{\circ} \mathrm{C}\right)$.

In many applications, differential linearity and resolution are of prime importance. This would be so in cases where the absolute value of a variable is less important than changes in value. In these applications, only the irreducible errors ( $45 \mathrm{ppm}=0.004 \%$ ) are significant. Furthermore, if a system has an intelligent processor monitoring the A-to-D output, the addition of a autogain/autozero cycle will remove all reducible errors and may eliminate the requirement for initial calibration. This will also reduce errors to $0.004 \%$.


Figure 46. Typical Bridge Application

Table II. Error Budget Analysis of AD524CD in Bridge Application

| Error Source | AD524C <br> Specifications | Calculation | Effect on <br> Absolute <br> Accuracy <br> at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | Effect on <br> Absolute <br> Accuracy <br> at $\mathrm{T}_{\mathrm{A}}=+85^{\circ} \mathrm{C}$ | Effect <br> on <br> Resolution |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Gain Error | $\pm 0.25 \%$ | $\pm 0.25 \%=2500 \mathrm{ppm}$ | 2500 ppm | 2500 ppm | - |
| Gain Instability | 25 ppm | $\left(25 \mathrm{ppm} /{ }^{\circ} \mathrm{C}\right)\left(60^{\circ} \mathrm{C}\right)=1500 \mathrm{ppm}$ | - | 1500 ppm | - |
| Gain Nonlinearity | $\pm 0.003 \%$ | $\pm 0.003 \%=30 \mathrm{ppm}$ | - | - | 30 ppm |
| Input Offset Voltage | $\pm 50 \mu \mathrm{~V}, \mathrm{RTI}$ | $\pm 50 \mu \mathrm{~V} / 20 \mathrm{mV}= \pm 2500 \mathrm{ppm}$ | 2500 ppm | 2500 ppm | - |
| Input Offset Voltage Drift | $\pm 0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $\begin{array}{r} \left( \pm 0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\right)\left(60^{\circ} \mathrm{C}\right)=30 \mu \mathrm{~V} \\ 30 \mu \mathrm{~V} / 20 \mathrm{mV}=1500 \mathrm{ppm} \end{array}$ |  | 1500 ppm | - |
| Output Offset Voltage* | $\pm 2.0 \mathrm{mV}$ | $\pm 2.0 \mathrm{mV} / 20 \mathrm{mV}=1000 \mathrm{ppm}$ | 1000 ppm | 1000 ppm | - |
| Output Offset Voltage Drift* | $\pm 25 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ | $\begin{array}{r} \left( \pm 25 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}\right)\left(60^{\circ} \mathrm{C}\right)=1500 \mu \mathrm{~V} \\ 1500 \mu \mathrm{~V} / 20 \mathrm{mV}=750 \mathrm{ppm} \end{array}$ |  | 750 ppm | - |
| Bias Current-Source Imbalance Error | $\pm 15 \mathrm{nA}$ | $\begin{gathered} ( \pm 15 \mathrm{nA})(100 \Omega)=1.5 \mu \mathrm{~V} \\ 1.5 \mu \mathrm{~V} / 20 \mathrm{mV}=75 \mathrm{ppm} \end{gathered}$ | 75 ppm | 75 ppm | - |
| Bias Current-Source Imbalance Drift | $\pm 100 \mathrm{pA} /{ }^{\circ} \mathrm{C}$ | $\begin{gathered} \left( \pm 100 \mathrm{pA} /{ }^{\circ} \mathrm{C}\right)(100 \Omega)\left(60^{\circ} \mathrm{C}\right)=0.6 \mu \mathrm{~V} \\ 0.6 \mu \mathrm{~V} / 20 \mathrm{mV}=30 \mathrm{ppm} \end{gathered}$ | - | 30 ppm | - |
| Offset Current-Source Imbalance Error | $\pm 10 \mathrm{nA}$ | $\begin{gathered} ( \pm 10 \mathrm{nA})(100 \Omega)=1 \mu \mathrm{~V} \\ 1 \mu \mathrm{~V} / 20 \mathrm{mV}=50 \mathrm{ppm} \end{gathered}$ | 50 ppm | 50 ppm | - |
| Offset Current-Source Imbalance Drift | $\pm 100 \mathrm{pA} /{ }^{\circ} \mathrm{C}$ | $\begin{aligned} & \left(100 \mathrm{pA} /{ }^{\circ} \mathrm{C}\right)(100 \Omega)\left(60^{\circ} \mathrm{C}\right)=0.6 \mu \mathrm{~V} \\ & 0.6 \mu \mathrm{~V} / 20 \mathrm{mV}=30 \mathrm{ppm} \end{aligned}$ | - | $30 \mathrm{ppm}$ | - |
| Offset Current-Source Resistance-Error | $\pm 10 \mathrm{nA}$ | $\begin{aligned} & (10 \mathrm{nA})(175 \Omega)=3.5 \mu \mathrm{~V} \\ & 3.5 \mu \mathrm{~V} / 20 \mathrm{mV}=87.5 \mathrm{ppm} \end{aligned}$ | 87.5 ppm | 87.5 ppm | - |
| Offset Current-Source Resistance-Drift | $\pm 100 \mathrm{pA} /{ }^{\circ} \mathrm{C}$ | $\begin{aligned} & \left(100 \mathrm{pA} /{ }^{\circ} \mathrm{C}\right)(175 \Omega)\left(60^{\circ} \mathrm{C}\right)=1 \mu \mathrm{~V} \\ & 1 \mu \mathrm{~V} / 20 \mathrm{mV}=50 \mathrm{ppm} \end{aligned}$ |  | 50 ppm | - |
| Common Mode Rejection 5 V dc | 115 dB | $\begin{aligned} & 115 \mathrm{~dB}=1.8 \mathrm{ppm} \times 5 \mathrm{~V}=8.8 \mu \mathrm{~V} \\ & 8.8 \mu \mathrm{~V} / 20 \mathrm{mV}=444 \mathrm{ppm} \end{aligned}$ | 444 ppm | 444 ppm | - |
| Noise, RTI $(0.1 \mathrm{~Hz}-10 \mathrm{~Hz})$ | $0.3 \mu \mathrm{~V}$ p-p | $0.3 \mu \mathrm{~V}$ p-p/20 mV $=15 \mathrm{ppm}$ | - | - | 15 ppm |
|  |  | Total Error | 6656.5 ppm | 10516.5 ppm | 45 ppm |

[^1]Figure 47 shows a simple application, in which the variation of the cold-junction voltage of a Type J thermocouple-iron(+)-constantan-is compensated for by a voltage developed in series by the temperature-sensitive output current of an AD590 semiconductor temperature sensor.


Figure 47. Cold-Junction Compensation
The circuit is calibrated by adjusting $\mathrm{R}_{\mathrm{T}}$ for proper output voltage with the measuring junction at a known reference temperature
and the circuit near $25^{\circ} \mathrm{C}$. If resistors with low tempcos are used, compensation accuracy will be to within $\pm 0.5^{\circ} \mathrm{C}$, for temperatures between $+15^{\circ} \mathrm{C}$ and $+35^{\circ} \mathrm{C}$. Other thermocouple types may be accommodated with the standard resistance values shown in the table. For other ranges of ambient temperature, the equation in the figure may be solved for the optimum values of $R_{T}$ and $R_{A}$.
The microprocessor controlled data acquisition system shown in Figure 48 includes both autozero and autogain capability. By dedicating two of the differential inputs, one to ground and one to the $\mathrm{A} / \mathrm{D}$ reference, the proper program calibration cycles can eliminate both initial accuracy errors and accuracy errors over temperature. The autozero cycle, in this application, converts a number that appears to be ground and then writes that same number (8-bit) to the AD7524, which eliminates the zero error since its output has an inverted scale. The autogain cycle converts the A/D reference and compares it with full scale. A multiplicative correction factor is then computed and applied to subsequent readings.
For a comprehensive study of instrumentation amplifier design and applications, refer to the Instrumentation Amplifier Application Guide, available free from Analog Devices.


Figure 48. Microprocessor Controlled Data Acquisition System

## OUTLINE DIMENSIONS

Dimensions shown in inches and（mm）．
16－Lead Ceramic DIP
（D－16）


20－Terminal Leadless Chip Carrier
（E－20A）


16－Lead SOIC
（R－16）



[^0]:    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

[^1]:    *Output offset voltage and output offset voltage drift are given as RTI figures.

